DP83864AUT ,Quad GigPHYTER 10/100/1000 Ethernet Physical Layer [Life-time buy]FeaturesThe DP83864 is an extremely efficient full featured Quad ■ IEEE compliant 10BASE-T,100BASE- ..
DP83865BVH ,Gig PHYTER V 10/100/1000 Ethernet Physical LayerFeaturesThe DP83865 is a fully featured Physical Layer transceiver ■ Fully compliant with IEEE 10BA ..
DP83865DVH ,Gig PHYTER V 10/100/1000 Ethernet Physical LayerGeneral DescriptionThe DP83865 is a fully featured Physical Layer transceiver ■ Integrated PMD subl ..
DP83865DVH/NOPB ,Gig PHYTER V 10/100/1000 Ethernet Physical Layer 128-QFP 0 to 70General DescriptionThe DP83865 is a fully featured Physical Layer transceiver ■ Integrated PMD subl ..
DP83891VQM ,Gig PHYTER 10/100/1000M [Preliminary]FeaturesThe DP83891 is the first fully integrated, feature rich Physi- ■ Fully integrated 10BASE-T,1 ..
DP8390 ,NIC Network Interface ControllerBLOCK DIAGRAMEthernet, Thin Ethernet (Cheapernet) and StarLAN. TheNIC implements all Media Access C ..
DS90C031BTM ,LVDS Quad CMOS Differential Line Driverapplications requiring ultra low power dissipa- n High impedance LVDS outputs with power-offtion an ..
DS90C031BTMX ,LVDS Quad CMOS Differential Line DriverFeatures>n 155.5 Mbps (77.7 MHz) switching ratesThe DS90C031B is a quad CMOS differential line driv ..
DS90C031BTMX ,LVDS Quad CMOS Differential Line Driverapplications.Connection Diagram Functional DiagramDual-In-Line10098901Order Number DS90C031BTMSee N ..
DS90C031BTMX ,LVDS Quad CMOS Differential Line DriverElectrical CharacteristicsOver supply voltage and operating temperature ranges, unless otherwise sp ..
DS90C031BTWM ,LVDS Quad CMOS Differential Line DriverElectrical CharacteristicsOver supply voltage and operating temperature ranges, unless otherwise sp ..
DS90C031E-QML ,LVDS Quad CMOS Differential Line Driverapplications.5962-95833Connection DiagramsDual-In-Line LCC PackageDS011946-1Order Number DS90C031TM ..
DP83864AUT
Quad GigPHYTER 10/100/1000 Ethernet Physical Layer [Life-time buy]
64
Quad G
gPH
R™
/10
0 Et
rnet
Phy
al
Laye
ADVANCED INFORMATIONSeptember 2003
General DescriptionThe DP83864 is an extremely efficient full featured Quad
Physical Layer transceiver with integrated PMD sublayers
to support 10BASE-T, 100BASE-TX and 1000BASE-T
Ethernet protocols.
The DP83864 contains four integrated ultra low power
Gigabit Physical layers. It uses advanced 0.18 μm, 1.8 V
CMOS technology, fabricated at National’s South Portland,
Maine facilities.
The DP83864 is designed for easy implementation of
10/100/1000 Mb/s Ethernet LANs. Each port interfaces
directly to Twisted Pair media via an external transformer.
This device interfaces directly to the MAC layer through the
IEEE 802.3u Standard Media Independent Interface (MII)
or the IEEE 802.3z Gigabit Media Independent Interface
(GMII). It also supports the reduced pin count RGMII (12
pins per port) and serial GMII (8 pins per port).
The DP83864 is a fourth generation of Gigabit Physical
layer product with field proven architecture and perfor-
mance. Its robust performance ensures drop in replace-
ment of existing 10/100M equipment with 10/100/1000M
Networking infrastructure.
ApplicationsThe DP83864 fits applications in: Switches with 10/100/1000 Mb/s capable ports High speed uplink ports with redundancies (backbone) Servers with Quad Ethernet ports
System Diagram
DP83864 ETHERNET 100BASE-TX,
1000BASE-T
10/100/1000 Mb/s 10BASE-T,
MAGMIIGMIIRGMIISGMII
MAG
RJ-45
Quad Port ETHERNET
10/100/1000 Mb/s
MAC PHYSICAL LAYER
MAG
RJ-4
RJ-425 MHz or
125 MHz
Oscillator
Status
LED’s
Per Port
Features IEEE compliant 10BASE-T,100BASE-TX, 1000BASE-T Adaptive equalization and Baseline Wander comp. IEEE 802.3u Auto-Negotiation and Parallel Detection Fully auto-negotiates between 1000 Mb/s, 100 Mb/s,
and 10 Mb/s full duplex and half duplex devices 2.5 V/3.3 V MAC interfaces: IEEE 802.3u MII with programmable bus ordering IEEE 802.3z GMII with programmable bus ordering Reduced GMII (RGMII) ver. 1.3 Serial GMII (SGMII) LED support (Link10, Link100, Link1000, Activity and
Duplex indicators); Direct drive LED’s thru management User Programmable Interrupt A 25Mhz or 125Mhz oscillator as reference clock input PHY level CRC checking on received packets and PHY
level CRC generation for test mode transmit packets 292 BGA package Power dissipation approximately 1 W / port 1.8 V CMOS (core & analog); 2.5 V (analog & I/O); 3.3 V
is optional for 3.3 V I/O voltage One management port per chip Supports Auto-MDIX/polarity at all speeds One JTAG interface per chip
DP83864 Quad GigPHYTER™
10/100/1000 Ethernet Physical Layer